重大問題
描述
在編譯Stratix V 裝置的設計時,系統 可能會顯示許多類似 PLL 的警告訊息 以下:
Warning: PLL(s) placed in location FRACTIONALPLL_X0_Y1_N0
do not have a PLL clock to compensate specified - the Fitter will
attempt to compensate all PLL
Warning: PLL(s) placed in location FRACTIONALPLL_X0_Y1_N0
use multiple different clock network types - the PLL will compensate
for output clocks
Warning: PLL cross checking found inconsistent PLL clock
settings:
Warning: Node: mem_if|controller_phy_inst|memphy_top_inst|pll1~FRACTIONAL_PLL|mcntout was
found missing 1 generated clock that corresponds to a base clock with
a period of: 8.000
Warning: Clock: mem_if|ddr3_pll_write_clk was found on
node: mem_if|controller_phy_inst|memphy_top_inst|pll3|outclk with
settings that do not match the following PLL specifications:
Warning: -multiply_by (expected: 21, found: 4264000)
Warning: -divide_by (expected: 5, found: 1000000)
Warning: -phase (expected: 0.00, found: 90.00)
這些警告訊息是意料之中的,而且可能會被忽略。
解決方法
這個問題沒有解決方法。您可以安全地忽略 錯誤訊息。